summaryrefslogtreecommitdiff
path: root/drivers/clk
diff options
context:
space:
mode:
authorChandan Uddaraju <chandanu@codeaurora.org>2014-06-23 16:59:42 -0700
committerDavid Keitel <dkeitel@codeaurora.org>2016-03-23 20:41:18 -0700
commit237e47fa857bf427bfe566d7cec788cb7b98ca7e (patch)
treeeecf81831f1b2f1020ff9850654db76afe93d803 /drivers/clk
parentf4ab33c242ca3ea9173c6331eb0888587e0f5979 (diff)
clk: qcom: mdss: fix debug clock names for DSI PLL on msm8994
Fix the debug clock names to match with proper clocks for msm8994. These clocks are part of 20nm PHY PLL configuration. Change-Id: I709d6df80330702304b91d76ec2cad0a7f494c1e Signed-off-by: Chandan Uddaraju <chandanu@codeaurora.org>
Diffstat (limited to 'drivers/clk')
-rw-r--r--drivers/clk/msm/mdss/mdss-dsi-pll-20nm.c10
1 files changed, 5 insertions, 5 deletions
diff --git a/drivers/clk/msm/mdss/mdss-dsi-pll-20nm.c b/drivers/clk/msm/mdss/mdss-dsi-pll-20nm.c
index 3d206706318e..debe96828a40 100644
--- a/drivers/clk/msm/mdss/mdss-dsi-pll-20nm.c
+++ b/drivers/clk/msm/mdss/mdss-dsi-pll-20nm.c
@@ -129,7 +129,7 @@ static struct div_clk ndiv_clk_8994 = {
.ops = &ndiv_ops,
.c = {
.parent = &dsi_vco_clk_8994.c,
- .dbg_name = "ndiv_clk",
+ .dbg_name = "ndiv_clk_8994",
.ops = &ndiv_clk_ops,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(ndiv_clk_8994.c),
@@ -144,7 +144,7 @@ static struct div_clk indirect_path_div2_clk_8994 = {
},
.c = {
.parent = &ndiv_clk_8994.c,
- .dbg_name = "indirect_path_div2_clk",
+ .dbg_name = "indirect_path_div2_clk_8994",
.ops = &clk_ops_div,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(indirect_path_div2_clk_8994.c),
@@ -174,7 +174,7 @@ static struct div_clk pixel_clk_src = {
},
.c = {
.parent = &hr_oclk3_div_clk_8994.c,
- .dbg_name = "pixel_clk_src_8994",
+ .dbg_name = "pixel_clk_src",
.ops = &clk_ops_div,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(pixel_clk_src.c),
@@ -204,7 +204,7 @@ static struct div_clk fixed_hr_oclk2_div_clk_8994 = {
},
.c = {
.parent = &bypass_lp_div_mux_8994.c,
- .dbg_name = "fixed_hr_oclk2_div_clk",
+ .dbg_name = "fixed_hr_oclk2_div_clk_8994",
.ops = &byte_clk_src_ops,
CLK_INIT(fixed_hr_oclk2_div_clk_8994.c),
},
@@ -218,7 +218,7 @@ static struct div_clk byte_clk_src = {
},
.c = {
.parent = &fixed_hr_oclk2_div_clk_8994.c,
- .dbg_name = "byte_clk_src_8994",
+ .dbg_name = "byte_clk_src",
.ops = &clk_ops_div,
CLK_INIT(byte_clk_src.c),
},