summaryrefslogtreecommitdiff
path: root/fs/afs/vlocation.c
diff options
context:
space:
mode:
authorMaxime Ripard <maxime.ripard@free-electrons.com>2015-02-18 11:32:07 +0100
committerBrian Norris <computersforpeace@gmail.com>2015-02-28 00:53:50 -0800
commit8dad0386b97c4bd6edd56752ca7f2e735fe5beb4 (patch)
treef9540167a8e4be82dceaa5c486e11a3cf1a73ac6 /fs/afs/vlocation.c
parentc517d838eb7d07bbe9507871fab3931deccff539 (diff)
mtd: nand: pxa3xx: Fix PIO FIFO draining
The NDDB register holds the data that are needed by the read and write commands. However, during a read PIO access, the datasheet specifies that after each 32 bytes read in that register, when BCH is enabled, we have to make sure that the RDDREQ bit is set in the NDSR register. This fixes an issue that was seen on the Armada 385, and presumably other mvebu SoCs, when a read on a newly erased page would end up in the driver reporting a timeout from the NAND. Cc: <stable@vger.kernel.org> # v3.14 Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com> Reviewed-by: Boris Brezillon <boris.brezillon@free-electrons.com> Acked-by: Ezequiel Garcia <ezequiel.garcia@free-electrons.com> Signed-off-by: Brian Norris <computersforpeace@gmail.com>
Diffstat (limited to 'fs/afs/vlocation.c')
0 files changed, 0 insertions, 0 deletions